## **KESHAV PRAKASH**

### **SUMMARY OF QUALIFICATIONS:**

- Overall 3.2 years of experience in VLSI -Design Verification.
- Good working knowledge on System Verilog- Design and development of re-usableverification environments, SV Assertions, Functional Coverage and Code Coverage Analysis.
- Good working knowledge on UVM verification methodology along with RAL modelcalculations.
- Gained Knowledge in Intel IOSF and SAOLA Environment.
- Good debugging skills in Functional based Verifications.
- Comprehensive Knowledge on scripting languages (PYTHON & PERL).
- Basic knowledge on Cache Coherency, Virtual Memory concepts, TLB (TranslationLookaside Buffer) and Pipelining in computer architecture.

#### **EXPERIRNCE:**

1. Name of the company: CGI information & systems

Total experience : 01Aug2019-10OCt2021

2. Name of the company: Mobiveil technologies

Total experience : 16Feb2022-

29NOV2022

3. Name of the company: Excelmax technologies

Total experience :5Dec2022-Till date

#### **TECHNICAL SKILLS:**

| HDL/ HVL Skills          | Verilog /System Verilog                                        |
|--------------------------|----------------------------------------------------------------|
| Programming language     | С                                                              |
| Scripting                | Perl and Python                                                |
| Verification Methodology | UVM (universal verification methodology)                       |
| Bus Protocols            | USB.1/3.2, APB, AXI4-Lite, MIPI-Uni Pro 1.6 & 1.8.             |
| Operating Systems        | Windows and Linux                                              |
| Tools                    | Synopsys VCS-Verdi, DVE, Mentor Graphics- Modelsim & Questasim |

#### **PROJECT EXPERIENCE:**

|                       | Duration: JUN2022-TILL |
|-----------------------|------------------------|
| Project Name: AMD USB |                        |

| Role | Verification Engineer |
|------|-----------------------|

| Project Summary  | The main aim of this project is to verify USB Caching Agent Test                                                                                                                                                                                                                                                     |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                  | Card(CCAT) module which serves as application layer of Type 1                                                                                                                                                                                                                                                        |  |  |
|                  | USB device. The verification is done to verify 'USB' and                                                                                                                                                                                                                                                             |  |  |
|                  | features of DUT for register write/read and data traffic                                                                                                                                                                                                                                                             |  |  |
|                  | respectively. The complete design consists of a USB IP (Physical,                                                                                                                                                                                                                                                    |  |  |
|                  | Data Link and Transaction Layers) integrated with CCAT.                                                                                                                                                                                                                                                              |  |  |
| Languages        | UVM                                                                                                                                                                                                                                                                                                                  |  |  |
| Tools            | Cadence Xcelium                                                                                                                                                                                                                                                                                                      |  |  |
| Responsibilities | <ul> <li>Study of USB and CCAT (DUT) specifications.</li> <li>Executed directed test cases which generates .Write and Read transactions with different opcodes from the DUT to Host.</li> <li>Executed the directed tests cases generating snoop requests from Host and verify the response from the DUT.</li> </ul> |  |  |

|                          | Duration: AUG 2019– OCT 2021                                                                                                                                                                                                                                                                                                                         |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Project Name: USB3.1/3.2 |                                                                                                                                                                                                                                                                                                                                                      |
| Role                     | Verification Engineer                                                                                                                                                                                                                                                                                                                                |
| Project Summary          | The main aim of this project is to verify link and protocol layers of USB subsystem of PCH IPS.                                                                                                                                                                                                                                                      |
| Languages                | OVM                                                                                                                                                                                                                                                                                                                                                  |
| Tools                    | VCS-VERDI, DVE                                                                                                                                                                                                                                                                                                                                       |
| Responsibilities         | <ul> <li>Generated the retro test cases of USB.</li> <li>Validating Features of USB at SOC level.</li> <li>Worked in USB3/3.1/3.2 as well both in XHCI &amp;XDCI Controller</li> <li>Debugging of failure across variants in 7nm and 10nm</li> <li>Build USB SOIX Low power testcases</li> <li>Reducing Simulation time in USB testcases.</li> </ul> |

| Project Name: L | JSB3.1/3.2           | Duration: Dec - 2020 to May - 2021 |
|-----------------|----------------------|------------------------------------|
| Role            | Verification Enginee | r                                  |
| Client          | Intel                |                                    |

| Project Summary  | The main aim of this project is to verify link and protocol layers of USB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                  | subsystem.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| Languages        | OVM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| Tools            | VCS-VERDI, DVE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| Responsibilities | <ul> <li>Maintained weekly summary of regression.</li> <li>Debugged RTL, BFM, Power management and various generatorissues related.</li> <li>Debugged USB3/PIPE/TBT/MOAT Tracker and link level issues.</li> <li>Involved in developing testcases and test sequences in XHCI</li> <li>Worked closely with architects and design engineers to enhancethe environment.</li> <li>Created focused and random test sequences as per the test plan.</li> <li>Debugged feature regressions to find RTL bugs, filed and trackedbug fixes to ensure timely closures.</li> <li>Analyzed Functional coverage to tweak constraint space and</li> </ul> |  |
|                  | <ul> <li>added</li> <li>New test to ensure proper regression coverage</li> <li>Debugging of failure across variants in 7nm and 10nm</li> <li>Reducing Simulation tie in USB testcases.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |

|                      | Duration: January - 2020 to Nov - 2020                                                                                                                                                                                                                                                 |  |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Project Name: MIPI-U | INIPRO                                                                                                                                                                                                                                                                                 |  |
| Role                 | Design and MATLAB Verification Engineer                                                                                                                                                                                                                                                |  |
| Project Summary      | The main aim of this project is to verify stack layers of UniPro and DME (Device Management Entity).                                                                                                                                                                                   |  |
| Languages            | System Verilog/ UVM                                                                                                                                                                                                                                                                    |  |
| Tools                | Verdi VCS                                                                                                                                                                                                                                                                              |  |
| Responsibilities     | <ul> <li>Generating sequences for stack layers (Transport layer &amp; DatalinkLayer).</li> <li>Generated test cases for Initiate, Hibernate, Power Mode and AFC(Acknowledge Frame Coding).</li> <li>Successfully debugged error injection test cases using callback method.</li> </ul> |  |

.

|                                              |                        | Duration: November 2019 to December 2019 |
|----------------------------------------------|------------------------|------------------------------------------|
| Project Name: APB On-C<br>ChipCommunications | nip & Off-             |                                          |
| Role                                         | Design and Verificatio | n                                        |
| Client                                       | AMS                    |                                          |

| Project Summary  | The main aim of this project is to verify APB On-Chip communication and Off-Chip communications.                                                                                                                       |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Languages        | System Verilog/ UVM                                                                                                                                                                                                    |  |
| Responsibilities | <ul> <li>Generated Verification Plan for VIP based APB &amp; SPI covering different control signals of APB along with PSLVRR and other corner cases.</li> <li>Developed class-based Verification IP in UVM.</li> </ul> |  |
|                  | <ul> <li>Developed RAL based sequences and sequencers for SPI.</li> <li>Verified RTL module using System Verilog/UVM.</li> <li>Achieved Functional coverage and Code coverage (97%).</li> </ul>                        |  |

# ADVANCED TRAININGS/ DEVELOPMENT PROGRAM:

• Certification course on System Verilog and UVM (Universal Verification Methodology).

## **PERSONAL DETAILS:**

- V.Keshava Praksh
- <u>email:id-Keshavprakash12@gmail.com</u>
- phno:8121143474
- Address:87/334,Kamala nagar,Kurnool, Andhrapradesh
- pin:518002